## Logical View of a Traditional Computer



## Peripherals and I/O Device Controllers

- Controller interface between I/O device and system bus
- Contains registers, and possibly memory, processor, clock
- Organized into two halves
  - Processor device driver is part of OS
  - Peripheral external to computer



## Isolated I/O

 Shared address and data bus, separate control buses for I/O and memory



## Memory-Mapped I/O

- Memory and I/O devices share the same system bus and same address space
- Data-transfer instructions can be used to move data to and from I/O device registers
  - A load operation moves data from an I/O device to a CPU register
  - A store operation moves data from a CPU register to an I/O device register



## Example of Memory-Mapped I/O from Easy68K



Hardware Devices Minimum minimum Memory Map?

## Mapping Registers into Addresses Requires Logic



## Mapping Registers into Addresses Requires Logic



## Mapping Registers into Addresses Requires Logic



## Role of Registers in I/O Controller

- Control
  - Programmed (by device driver in OS) to control the operation of the peripheral
- Status register
  - Queried (by device driver in OS) to learn things about the peripheral
- Input and Output ports
  - Temporarily hold data that has been received or is about to be transmitted



- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port



- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port



- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port

CPU

Input Port

Tail
Head

Peripheral
B

- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port

CPU

Input Port

Tail

B

Head

Peripheral

C

- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port

CPU

C Tail

B

1000

A Head

Peripheral

- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port

CPU

C Tail

Peripheral

- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port

CPU

C Tail
Head

Peripheral

- Input and output ports are usually buffered
  - Typically implemented as a FIFO queue
  - Avoids loss of data at input port
  - Avoids processor having to wait at output port











# Serial/Parallel Transmission



#### Parallel Transmission - Internal



Parallel Transmission (Multiple Lines)

#### Serial transmission - External



# Case Study: Asynchronous Serial Link



# Case Study: Asynchronous Serial Link



#### Case Study: Asynchronous Serial Link



- Data must be formatted so that the receiver can recognize the beginning and end of the data
- Both the sender and receiver must agree on the formatting parameters *prior* to transmission











## Case Study: Framing of a Character



#### Case Study: How Fast is the Serial Bus?

• The speed (or frequency) of a serial bus is defined as the baud rate and is measured in bits per second.



#### Case Study: Local Clocks



### Case Study: Local Clocks



## Case Study: Local Clocks

Baud Rate = 9600 bps Time per bit (Tb) = 104 microseconds Interface Interface (Receiver) (Sender) local clock local clock (9600 baud) (9600 Baud) Logic 1 +5v B3 B0 B1 B2 B4 B5 B6 **B7** Logic 0 0v

## Case Study: Local Clocks

Baud Rate = 9600 bps Time per bit (Tb) = 104 microseconds Interface Interface (Receiver) (Sender) local clock local clock (9600 baud) (9600 Baud) Logic 1 +5v B3 B6 B0 B1 B2 B4 B5 B7 Logic 0 0v

## In-Class Example

- An asynchronous serial interface is configured to operate as follows
  - 9600 baud
  - 1 start bit
  - 7 data bits
  - 1 parity bit
  - 2 stop bits
- How much time would it take to transmit 100 ASCII characters?

#### Universal Asynchronous Receiver Transmitter (UART)



#### **MC68681 DUART**



# **DUART's Internal Registers**

|         | R                  | ead Operation              | Write Operation |                              |  |  |
|---------|--------------------|----------------------------|-----------------|------------------------------|--|--|
| Address | Mnemonic Full Name |                            | Mnemonic        | Full Name                    |  |  |
| C001    | MR1A, MR2A         | Mode Register A            | MR1A, MR2A      | Mode Register A              |  |  |
| C003    | SRA                | Status Register A          | CSRA            | Clock-Select Register A      |  |  |
| C005    | N/A                | Do not access              | CRA             | Command Register A           |  |  |
| C007    | RBA                | Receive Buffer A           | TBA             | Transmit Buffer A            |  |  |
| C009    | IPCR               | Input Port Change Register | ACR             | Auxiliary Control Register   |  |  |
| СООВ    | ISR                | Interrupt Status Register  | IMR             | Interrupt Mask Register      |  |  |
| C00D    | CUR                | Counter Upper Register     | CTUR            | Counter/Timer Upper Register |  |  |
| C00F    | CLR                | Counter Lower Register     | CTLR            | Counter/Timer Lower Register |  |  |

# **DUART's Internal Registers Continued**

|         | R                  | ead Operation             |            | Write Operation                    |
|---------|--------------------|---------------------------|------------|------------------------------------|
| Address | Mnemonic Full Name |                           | Mnemonic   | Full Name                          |
| C011    | MR1B, MR2B         | Mode Register B           | MR1B, MR2B | Mode Register B                    |
| C013    | SRB                | Status Register B         | CSRB       | Clock-Select Register B            |
| C015    | N/A                | Do not access             | CRB        | Command Register B                 |
| C017    | RBB                | Receive Buffer B          | TBB        | Transmit Buffer B                  |
| C019    | IVR                | Interrupt Vector Register | IVR        | Interrupt Vector Register          |
| C01B    | IP                 | Input port                | OPCR       | Output Port Configuration Register |
| C01D    | START              | Start Counter Command     | OPRSET     | Output Port Register Bit Set       |
| C01F    | STOP               | Stop Counter Command      | CTLR       | Output Port Register Bit Clear     |

# Channel A Mode Register 1 (MR1A)

Defines some of the basic operating parameters of the DUART

| Other Parameters |   | Parity Mode    |          | Parity<br>Type | Bits/Character |               |   |  |
|------------------|---|----------------|----------|----------------|----------------|---------------|---|--|
| 7                | 6 | 5              | 4 3      |                | 2              | 1             | 0 |  |
| 0                | 0 | 0              | 00 = wit | h parity       | 0 = even       | <b>10</b> = 7 |   |  |
| Assume           |   | <b>01</b> = no | parity   | <b>1</b> = odd | 11             | = 8           |   |  |

- Configure the serial port on the DUART to operate with 7 data bits and odd parity
  - Memory-mapped address: \$C001

# Channel A Mode Register 2 (MR2A)

Also defines some of the basic operating parameters of the DUART

| Channel | Mode          | Other par | ameters |                 | Stop-bit | Length |  |  |
|---------|---------------|-----------|---------|-----------------|----------|--------|--|--|
| 7       | 6             | 5         | 4       | 3 2 1 0         |          |        |  |  |
| 0       | 0             | 0         | 0       | 0 1 1 1 = 1 bit |          |        |  |  |
| Norr    | Normal Assume |           |         | 1111            | = 2 bits |        |  |  |

- Configure the serial port on the DUART to operate normally with 2 stop bits
  - Memory-mapped address: \$C001

# Clock-Select Register for Channel A (CSRA)

 The clock-select register is used to specify the transmitter and receiver baud rates

|   | Recei | ver Clock             |   | Transmitter Clock |      |     |   |  |
|---|-------|-----------------------|---|-------------------|------|-----|---|--|
| 7 | 6     | 5                     | 4 | 3                 | 2    | 1   | 0 |  |
|   | 0     | <b>100</b> 300        | ) |                   | 0100 | 300 |   |  |
|   | 0     | <b>101</b> 600        | ) |                   | 0101 | 600 |   |  |
|   | 0     | <b>110</b> 1200       | ) | <b>0110</b> 1200  |      |     |   |  |
|   | 1     | 000 2400              | ) | <b>1000</b> 2400  |      |     |   |  |
|   | 1     | <mark>001</mark> 4800 | ) | <b>1001</b> 4800  |      |     |   |  |
|   | 1     | <mark>011</mark> 9600 | ) | <b>1011</b> 9600  |      |     |   |  |
|   | 1     | 100 19200             | ) | <b>1100</b> 19200 |      |     |   |  |
|   | Bau   | ud Rate               |   | Baud Rate         |      |     |   |  |

- Configure the serial port on the DUART to operate at 9600 baud
  - Memory-mapped address: \$C003

# **Channel A Command Register (CRA)**

 The clock-select register is used to control the DUART's transmitter and receiver

| Other<br>Commands |   |   | ls | Transmitter | Commands                       | Receiver Co                | mmands |
|-------------------|---|---|----|-------------|--------------------------------|----------------------------|--------|
| 7                 | 6 | 5 | 4  | 2           | 3                              | 1                          | 0      |
| 0                 | 0 | 0 | 0  | 01 =        | no action<br>enable<br>disable | 00 = n<br>01 = e<br>10 = d |        |
| Assume            |   |   |    |             |                                |                            |        |

- Enable the DUART's transmitter and receiver
  - Memory-mapped address: \$C005

# Initializing the DUART

 Write an instruction sequence to initialize the DUART's channel A serial interface to operate with 1 start bit, 7 data bits, odd parity, and 2 stop bits.

```
$C001
                                    ;base (1<sup>st</sup>) register
duart
       equ
mr1a
       equ
mr2a
       equ
csra
       equ
       equ
cra
       lea
                duart, a0
                                   ;a0 points to duart
                #$06,mr1a(a0)
                                   ;7 data bits, odd parity
       move.b
                #$0f,mr2a(a0)
                                   ;2 stop bits
       move.b
       move.b
                #$bb,csra(a0)
                                   ; baud rate = 9600
                #$05,cra(a0)
                                   ;enable tx/rx
       move.b
```

# Channel A Status Register

 The status register provides information about the DUART's receiver and transmitter.

| Received<br>Break | Framing<br>Error  | Parity<br>Error   | Overrun<br>Error  | TxEMPTY           | TxRDY             | FFULL             | RxRDY             |
|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
| 0 = no<br>1 = yes |

Memory-mapped

address: \$C003





# **Channel A Status Register**

 The status register provides information about the DUART's receiver and transmitter.

| Received<br>Break | Framing<br>Error  | Parity<br>Error   | Overrun<br>Error  | TxEMPTY           | TxRDY             | FFULL             | RxRDY             |
|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
| 0 = no<br>1 = yes |
|                   |                   |                   |                   |                   |                   |                   |                   |





### Using a Polling Strategy to Read a Character



| Received<br>Break | Frame<br>Error | Parity<br>Error | Overrun<br>Error  | TxEMPTY           | TxRDY             | FFULL             | RxRDY             |
|-------------------|----------------|-----------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| 7                 | 6              | 5               | 4                 | 3                 | 2                 | 1                 | 0                 |
| 0 = no<br>1 = yes |                |                 | 0 = no<br>1 = yes |

duart \$C001 equ equ sra 6 rba equ lea duart, a0 loop move.b sra(a0),d7 andi.b #1,d7 beq loop rba(a0),d0 move.b

### Using a Polling Strategy to Write a Character



| Received<br>Break | Frame<br>Error    | Parity<br>Error | Overrun<br>Error  | TxEMPTY           | TxRDY             | FFULL | RxRDY             |
|-------------------|-------------------|-----------------|-------------------|-------------------|-------------------|-------|-------------------|
| 7                 | 6                 | 5               | 4                 | 3                 | 2                 | 1     | 0                 |
| 0 = no<br>1 = yes | 0 = no<br>1 = yes |                 | 0 = no<br>1 = yes | 0 = no<br>1 = yes | 0 = no<br>1 = yes |       | 0 = no<br>1 = yes |

duart \$C001 equ equ sra tba 6 equ lea duart, a0 loop move.b sra(a0),d7 andi.b #4,d7 beq loop d0,tba(a0) move.b

### **In-Class Example**

- Write a program to display the message "Assembly-language Programming is fun" on the terminal attached to the DUART's serial port A.
  - Display the message 10 times on 10 separate lines